# **DS1202, DS1202S** Serial Timekeeping Chip #### **FEATURES** - Real time clock counts seconds, minutes, hours, date of the month, month, day of the week, and year with leap year compensation - 24 x 8 RAM for scratchpad data storage - Serial I/O for minimum pin count - 2.0-5.5 volt full operation - Uses less than 300 nA at 2 volts - Single-byte or multiple-byte (burst mode) data transfer for read or write of clock or RAM data - 8-pin DIP or optional 16-pin SOIC for surface mount - Simple 3-wire interface - TTL-compatible (V<sub>CC</sub> = 5V) - Optional industrial temperature range -40°C to +85°C ## ORDERING INFORMATION DS1202 8-pin DIP DS1202S 16-pin SOIC DS1202S8 8-pin SOIC #### **PIN ASSIGNMENT** ## **PIN DESCRIPTION** NC – No Connection X1, X2 – 32.768 KHz Crystal Input GND – Ground RST – Reset I/O – Data Input/Output SCLK – Serial Clock V<sub>CC</sub> – Power Supply Pin ## **DESCRIPTION** The DS1202 Serial Timekeeping Chip contains a real time clock/calendar and 24 bytes of static RAM. It communicates with a microprocessor via a simple serial interface. The real time clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The end of the month date is automatically adjusted for months with less than 31 days, including corrections for leap year. The clock operates in either the 24-hour or 12-hour format with an AM/PM indicator. Interfacing the DS1202 with a microprocessor is simplified by using synchronous serial communication. Only three wires are required to communicate with the clock/RAM: (1) RST (Reset), (2) I/O (Data line), and (3) SCLK (Serial clock). Data can be transferred to and from the clock/ RAM one byte at a time or in a burst of up to 24 bytes. The DS1202 is designed to operate on very low power and retain data and clock information on less than 1 microwatt. load the command word into the shift register, additional clocks will output data for a read or input data for a write. The number of clock pulses equals eight plus eight for byte mode or eight plus up to 192 for burst mode. ## **OPERATION** The main elements of the Serial Timekeeper are shown in Figure 1: shift register, control logic, oscillator, real time clock, and RAM. To initiate any transfer of data, RST is taken high and eight bits are loaded into the shift register providing both address and command information. Data is serially input on the rising edge of the SCLK. The first eight bits specify which of 32 bytes will be accessed, whether a read or write cycle will take place, and whether a byte or burst mode transfer is to occur. After the first eight clock cycles have occurred which ## **COMMAND BYTE** The command byte is shown in Figure 2. Each data transfer is initiated by a command byte. The MSB (Bit 7) must be a logic 1. If it is zero, further action will be terminated. Bit 6 specifies clock/calendar data if logic 0 or RAM data if logic 1. Bits one through five specify the designated registers to be input or output, and the LSB (Bit 0) specifies a write operation (input) if logic 0 or read operation (output) if logic 1. The command byte is always input starting with the LSB (bit 0). ## DS1202 BLOCK DIAGRAM Figure 1 # ADDRESS/COMMAND BYTE Figure 2 #### RESET AND CLOCK CONTROL All data transfers are initiated by driving the $\overline{RST}$ input high. The $\overline{RST}$ input serves two functions. First, $\overline{RST}$ turns on the control logic which allows access to the shift register for the address/command sequence. Second, the $\overline{RST}$ signal provides a method of terminating either single byte or multiple byte data transfer. A clock cycle is a sequence of a falling edge followed by a rising edge. For data inputs, data must be valid during the rising edge of the clock and data bits are output on t he falling edge of clock. All data transfer terminates if the $\overline{RST}$ input is low and the I/O pin goes to a high impedance state. Data transfer is illustrated in Figure 3. #### **DATA INPUT** Following the eight SCLK cycles that input a write command byte, a data byte is input on the rising edge of the next eight SCLK cycles. Additional SCLK cycles are ignored should they inadvertently occur. Data is input starting with bit 0. #### **DATA OUTPUT** Following the eight SCLK cycles that input a read command byte, a data byte is output on the falling edge of the next eight SCLK cycles. Note that the first data bit to be transmitted occurs on the first falling edge after the last bit of the command byte is written. Additional SCLK cycles retransmit the data bytes should they inadvertently occur so long as $\overline{RST}$ remains high. This operation permits continuous burst mode read capability. Data is output starting with bit 0. #### **BURST MODE** Burst mode may be specified for either the clock/calendar or the RAM registers by addressing location 31 decimal (address/command bits one through five = logical one). As before, bit six specified clock or RAM and bit 0 specifies read or write. There is no data storage capacity at locations 8 through 31 in the Clock/Calendar Registers or locations 24 through 31 in the RAM registers. When writing to the clock registers in the burst mode, the first eight registers must be written in order for the data to be transferred. However, when writing to RAM in burst mode it is not necessary to write all 24 bytes for the data to transfer. Each byte that is written to will be transferred to RAM regardless of whether all 24 bytes are written or not. #### **CLOCK/CALENDAR** The clock/calendar is contained in eight write/read registers as shown in Figure 4. Data contained in the clock/calendar registers is in binary coded decimal format (BCD). #### **CLOCK HALT FLAG** Bit 7 of the seconds register is defined as the clock halt flag. When this bit is set to logic 1, the clock oscillator is stopped and the DS1202 is placed into a low-power standby mode with a current drain of not more than 100 nanoamps. When this bit is written to logic 0, the clock will start. #### AM-PM/12-24 MODE Bit 7 of the hours register is defined as the 12- or 24-hour mode select bit. When high, the 12-hour mode is selected. In the 12-hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24-hour mode, bit 5 is the second 10 hour bit (20-23 hours). ## WRITE PROTECT REGISTER Bit 7 of write protect register is the write protect bit. The first seven bits (bits 0-6) are forced to zero and will always read a zero when read. Before any write operation to the clock or RAM, bit 7 must be zero. When high, the write protect bit prevents a write operation to any other register. ## **CLOCK/CALENDAR BURST MODE** The clock/calendar command byte specifies burst mode operation. In this mode the eight clock/calendar registers can be consecutively read or written (see Figure 4) starting with bit 0 of address 0. ## **RAM** The static RAM is $24 \times 8$ bytes addressed consecutively in the RAM address space. ## RAM BURST MODE The RAM command byte specifies burst mode operation. In this mode, the 24 RAM registers can be consecutively read or written (see Figure 4) starting with bit 0 of address 0. #### REGISTER SUMMARY A register data format summary is shown in Figure 4. ## **CRYSTAL SELECTION** A 32.768 KHz crystal, Daiwa Part No. DT26S, Seiko Part No. DS-VT-200 or equivalent, can be directly connected to the DS1202 via pins 2 and 3 (X1, X2). The crystal selected for use should have a specified load ca- pacitance (CL) of 6 pF. The crystal is connected directly to the X1 and X2 pins. There is no need for external capacitors or resistors. Note: X1 and X2 are very high impedance nodes. It is recommended that they and the crystal be guard—ringed with ground and that high frequency signals be kept away from the crystal area. For more information on crystal selection and crystal layout considerations, please consult Application Note 58, "Crystal Considerations with Dallas Real Time Clocks". ## **DATA TRANSFER SUMMARY** Figure 3 ## SINGLE BYTE TRANSFER ## **BURST MODE TRANSFER** | FUNCTION | BYTE N | SCLK n | |----------|--------|--------| | CLOCK | 8 | 72 | | RAM | 24 | 200 | ## **REGISTER ADDRESS/DEFINITION Figure 4** #### REGISTER ADDRESS A. CLOCK REGISTER DEFINITION $RD / \overline{W}$ 0 SEC 0 0 0 0 0 00-59 CH 10 SEC SEC $RD/\overline{W}$ MIN 0 0 0 0 0 00-59 0 10 MIN MIN RD/W 10 A/P 12/ 24 0 0 0 HR HR 0 0 1 0 HR 01–28/29 01–30 01–31 $RD / \overline{W}$ DATE 0 0 0 0 1 0 0 10 DATE DATE $RD / \overline{W}$ 10 M 0 0 0 MONTH 0 0 1 0 01-12 0 0 MONTH $RD / \overline{W}$ DAY 0 0 0 0 01–07 0 0 0 0 0 DAY $RD / \overline{W}$ YEAR 0 0 0 0-99 10 YEAR YEAR $RD / \overline{W}$ CONTROL 0 0 0 1 1 1 WP FORCED TO ZERO CLOCK BURST 0 B. RAM $RD/\overline{W}$ RAM 0 1 0 0 0 0 0 RAM DATA 0 $RD \overline{W}$ 0 RAM DATA 23 RAM 23 $RD / \overline{W}$ RAM BURST ## **ABSOLUTE MAXIMUM RATINGS\*** Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature O°C to 70°C -55°C to +125°C 260°C for 10 seconds ## **RECOMMENDED DC OPERATING CONDITIONS** (0°C to 70°C) | PARAMETER | SYM | BOL | MIN | TYP | MAX | UNITS | NOTES | |----------------|-----------------|-----------------------|------|-----|----------------------|-------|-------| | Supply Voltage | V <sub>CC</sub> | | 2.0 | | 5.5 | V | 1 | | Logic 1 Input | V <sub>IH</sub> | | 2.0 | | V <sub>CC</sub> +0.3 | V | 1 | | Logio O Innut | M | V <sub>CC</sub> =2.0V | -0.3 | | +0.3 | | 4 | | Logic 0 Input | V <sub>IL</sub> | V <sub>CC</sub> =5V | -0.3 | | +0.8 | V | 1 | ## DC ELECTRICAL CHARACTERISTICS $(0^{\circ}\text{C to } 70^{\circ}\text{C}; V_{\text{CC}} = 2.0 \text{ to } 5.5\text{V*})$ | | | | | | | 00 | | |-----------------------|------------------|---------------------|-----|-----|------|-------|-------| | PARAMETER | SYI | MBOL | MIN | TYP | MAX | UNITS | NOTES | | Input Leakage | ILI | | | | +500 | μΑ | 6 | | I/O Leakage | I <sub>LO</sub> | | | | +500 | μΑ | 6 | | Logic 1 Output | | V <sub>CC</sub> =2V | 1.6 | | | V | 2 | | Logic i Output | V <sub>OH</sub> | V <sub>CC</sub> =5V | 2.4 | | | ] | | | Logic 0 Output | | V <sub>CC</sub> =2V | | | 0.4 | · V | 3 | | Logic o Output | V <sub>OL</sub> | V <sub>CC</sub> =5V | | | 0.4 | | | | Active Supply Current | | V <sub>CC</sub> =2V | | | .4 | A | 5 | | Active Supply Current | I <sub>CC</sub> | V <sub>CC</sub> =5V | | | 1.2 | mA | 5 | | Timekeeping Current | | V <sub>CC</sub> =2V | | | 0.3 | | 4 | | Timekeeping Current | I <sub>CC1</sub> | V <sub>CC</sub> =5V | | | 1 | μΑ | 4 | | | | V <sub>CC</sub> =2V | | | 100 | - 0 | 10 | | Leakage Current | I <sub>CC2</sub> | V <sub>CC</sub> =5V | | | 100 | nA | 10 | <sup>\*</sup>Unless otherwise noted. **CAPACITANCE** $(t_A = 25^{\circ}C)$ | PARAMETER | SYMBOL | CONDITION | TYP | MAX | UNITS | NOTES | |---------------------|------------------|-----------|-----|-----|-------|-------| | Input Capacitance | CI | | 5 | | pF | | | I/O Capacitance | C <sub>I/O</sub> | | 10 | | pF | | | Crystal Capacitance | C <sub>X</sub> | | 6 | | pF | | <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # AC ELECTRICAL CHARACTERISTICS $(0^{\circ}\text{C to }70^{\circ}\text{C}; \text{V}_{\text{CC}} = 2.0 \text{ to } 5.5\text{V}^{*})$ | PARAMETER | SYM | SYMBOL | | TYP | MAX | UNITS | NOTES | |----------------------|---------------------------------|---------------------|------|-----|------|-------|---------| | Data to Ol I/ Catura | | V <sub>CC</sub> =2V | 200 | | | ns | 7 | | Data to CLK Setup | t <sub>DC</sub> | V <sub>CC</sub> =5V | 50 | | | | | | CLK to Data Hold | | V <sub>CC</sub> =2V | 280 | | | | 7 | | CLK to Data Hold | tCDH | V <sub>CC</sub> =5V | 70 | | | ns | | | CLK to Data Delay | + | V <sub>CC</sub> =2V | | | 800 | ns | 7, 8, 9 | | CLN to Data Delay | tCDD | V <sub>CC</sub> =5V | | | 200 | 115 | 7, 0, 9 | | CLK Low Time | <b>t</b> a. | V <sub>CC</sub> =2V | 1000 | | | ns | 7 | | CLK LOW TIME | t <sub>CL</sub> | V <sub>CC</sub> =5V | 250 | | | 115 | | | CLK High Time | tou | V <sub>CC</sub> =2V | 1000 | | | ns | 7, 12 | | OLIVINGII TIITIE | t <sub>CH</sub> | V <sub>CC</sub> =5V | 250 | | | | | | CLK Frequency | f <sub>CLK</sub> | V <sub>CC</sub> =2V | | | 0.5 | MHz | 7, 12 | | CLK Frequency | ICLK | V <sub>CC</sub> =5V | DC | | 2.0 | | | | CLK Rise and Fall | <b>-</b> | V <sub>CC</sub> =2V | | | 2000 | ns | | | CLK Kise and Fall | t <sub>R</sub> , t <sub>F</sub> | V <sub>CC</sub> =5V | | | 500 | 115 | | | RST to CLK Setup | too | V <sub>CC</sub> =2V | 4 | | | | 7 | | NOT to OLN Setup | tcc | V <sub>CC</sub> =5V | 1 | | | μs | , | | CLK to RST Hold | <b>t</b> a a | V <sub>CC</sub> =2V | 1000 | | | | 7 | | CLK to K31 Hold | t <sub>CCH</sub> | V <sub>CC</sub> =5V | 250 | | | ns | , | | RST Inactive Time | <b>t</b> | V <sub>CC</sub> =2V | 4 | | | μs | 7 | | TOT INSCRICT THE | t <sub>CWH</sub> | V <sub>CC</sub> =5V | 1 | | | | | | DCT to I/O Ulinh 7 | t | V <sub>CC</sub> =2V | | | 280 | ns | 7 | | RST to I/O High Z | t <sub>CDZ</sub> | V <sub>CC</sub> =5V | | | 70 | | ' | <sup>\*</sup>Unless otherwise noted. ## TIMING DIAGRAM: READ DATA TRANSFER Figure 5 # TIMING DIAGRAM: WRITE DATA TRANSFER Figure 6 ## NOTES: - 1. All voltages are referenced to ground. - Logic one voltages are specified at a source current of 1 mA at V<sub>CC</sub>=5V and .4 mA at V<sub>CC</sub>=2V, V<sub>OH</sub>=V<sub>CC</sub> for capacitive loads. - 3. Logic zero voltages are specified at a sink current of 4 mA at $V_{CC}$ =5V and 1.5 mA at $V_{CC}$ =2V. - 4. I<sub>CC1</sub> is specified with I/O open, RST set to a logic 0, and clock halt flag=0 (oscillator enabled). - 5. I<sub>CC</sub> is specified with the I/O pin open, RST high, SCLK=2 MHz at V<sub>CC</sub>=5V; SCLK=500 KHz, V<sub>CC</sub>=2V and clock halt flag=0 (oscillator enabled). - 6. $\overline{\text{RST}}$ , SCLK, and I/O all have 40K $\Omega$ pulldown resistors to ground. - 7. Measured at $V_{IH}$ =2.0V or $V_{IL}$ =0.8V and 10 ms maximum rise and fall time. - 8. Measured at $V_{OH}$ =2.4V or $V_{OL}$ =0.4V. - 9. Load capacitance = 50 pF. - 10. I<sub>CC2</sub> is specified with RST, I/O, and SCLK open. The clock halt flag must be set to logic one (oscillator disabled). - 11. At power–up, $\overline{RST}$ must be at a logic 0 until $V_{CC} \ge 2$ volts. Also, SCLK must be at a logic 0 when $\overline{RST}$ is driven to a logic one state. - 12. If $t_{CH}$ exceeds 100 ms with $\overline{RST}$ in a logic one state, then $I_{CC}$ may briefly exceed $I_{CC}$ specification. # **DS1202 SERIAL TIMEKEEPER 8-PIN DIP** | PKG | 8-PIN | | | | | |-------------|-------|------|--|--|--| | DIM | MIN | MAX | | | | | A IN.<br>MM | .360 | .400 | | | | | B IN.<br>MM | .240 | .260 | | | | | C IN.<br>MM | .120 | .140 | | | | | D IN.<br>MM | .300 | .325 | | | | | E IN.<br>MM | .015 | .040 | | | | | F IN.<br>MM | .110 | .140 | | | | | G IN.<br>MM | .090 | .110 | | | | | H IN.<br>MM | .320 | .370 | | | | | J IN.<br>MM | .008 | .012 | | | | | K IN.<br>MM | .015 | .021 | | | | # DS1202S SERIAL TIMEKEEPER 16-PIN SOIC | PKG | 16-PIN | | | | | |-------------|-----------------|-------|--|--|--| | DIM | MIN | MAX | | | | | A IN. | 0.500 | 0.511 | | | | | MM | 12.70 | 12.99 | | | | | B IN. | 0.290 | 0.300 | | | | | MM | .7.37 | 7.65 | | | | | C IN. | 0.089 | 0.095 | | | | | MM | 2.26 | 2.41 | | | | | E IN. | 0.004 | 0.012 | | | | | MM | 0.102 | 0.30 | | | | | F IN. | 0.094 | 0.105 | | | | | MM | 2.38 | 2.68 | | | | | G IN.<br>MM | 0.050<br>1.27 E | | | | | | H IN. | 0.398 | 0.416 | | | | | MM | 10.11 | 10.57 | | | | | J IN. | 0.009 | 0.013 | | | | | MM | 0.229 | 0.33 | | | | | K IN. | 0.013 | 0.019 | | | | | MM | 0.33 | 0.48 | | | | | L IN | 0.016 | 0.040 | | | | | MM | 0.406 | 1.20 | | | | | phi | 0° | 8° | | | | # DS1202S8 8-PIN SOIC 200 MIL | PKG | 8-PIN | | | | | |-------|-----------|-------|--|--|--| | DIM | MIN | MAX | | | | | A IN. | 0.203 | 0.213 | | | | | MM | 5.16 | 5.41 | | | | | B IN. | 0.203 | 0.213 | | | | | MM | 5.16 | 5.41 | | | | | C IN. | 0.070 | 0.074 | | | | | MM | 1.78 | 1.88 | | | | | E IN. | 0.004 | 0.010 | | | | | MM | 0.102 | 0.390 | | | | | F IN. | 0.074 | 0.84 | | | | | MM | 1.88 | 2.13 | | | | | G IN. | 0.050 BSC | | | | | | MM | 1.27 BSC | | | | | | H IN. | 0.302 | 0.318 | | | | | MM | 7.67 | 8.07 | | | | | J IN. | 0.006 | 0.010 | | | | | MM | 0.152 | 0.254 | | | | | K IN. | 0.013 | 0.020 | | | | | MM | 0.33 | 0.508 | | | | | L IN. | 0.19 | 0.030 | | | | | MM | 4.83 | 0.762 | | | |